# New Design of A Three-terminal Memristor Emulator

Zhi Zhou, Dongsheng Yu, Xiaoping Ma, Ciyan Zheng, He Cheng

School of information and electrical engineering China university of mining and technology Xuzhou, 221116, China Ciyan Zheng School of electrical, electronic and computer engineering

The university of western Australia, Perth, 6009, Australia

Abstract—An emulator circuit is newly designed in this paper by making use of common off-the-shelf active devices for mimicking the dynamic behaviors of the three-terminal memristors (3T-MRs). The theoretical calculation shows that the equivalent memductance of the 3T-MRs emulator can be flexibly controlled by imposing excitation voltage with different amplitude, frequency and duty cycle on the third terminal. For the purpose of testing the controllability and emulation performance of the proposed emulator, simulation investigation is carried out based on PSpice software. The simulation results show good agreement with theoretical analysis, which confirms that the memductance of this 3T-MRs emulator can be conveniently controlled and can be utilized for further investigating the dynamic behaviors of 3T-MRs.

Keywords—Memristor; Three-terminal; Memductance; Emulator

## I. INTRODUCTION

Memristive systems [1] were proposed in 1976 by Leon Chua and Sung Mo Kang defined as two-terminal passive nonlinear dynamical systems which possess the ability to record historical information by means of memductance. The main fingerprint which can be used for distinguishing the memristive systems [2] from other dynamical non-linear systems is the unique pinched hysteresis loops, which reflects the variable resistance called memductance dependent on the quantity of charge passed through.

It has been reported that memristors have high potentials to structure new functional devices as used industrial applications. A resistive random-access memory (RRAM) which can be switched between two different resistance states by applying proper terminal voltages is in fact a memristive system. RRAM is also identified as one of the emerging research devices (ERD) in the International Technology Roadmap for Semiconductors (ITRS) [3]. Technologically, memristors have been widely utilized for memory device [4-13], and many other applications in signal oscillators [14-17], logic and arithmetic circuits [18, 19], programmable analog circuits [20, 21], and emulation of dynamic neuron behaviors [22,23].

As highlighted in [24], over the past 50 years, many 3-terminal non-passive dynamical devices have been confirmed to show the memory effects which is in similarity to the memristive system. The gated three-terminal memristors based on TiOx [25] and Cu2- $\alpha$ S [26] have been developed and tested. The programming and erasing abilities of these gated

memristors can be controlled by imposing proper voltage to the gate. The dynamic behaviors and control performance of three-terminal memristor is also a very attractive research topic recently emerging in neuron networks. In [27], a synapse chip of the neural network is formed by stacking CMOS circuits and three-terminal ferroelectric memristors (3T-FeMEMs). In [28], a supervised learning model is proposed, which enables the error back propagation for spiking neural network to suit the hardware implementation, of which the 3T-FeMEMS is used as an electric synapse device to store the analog synaptic weight. The results presented in [29] show that, the conductance of the biologically-inspired learning device can be modulated by the gate voltage regardless of the signal flow through the channel, and these characteristics can simultaneously realize pattern recognition and pattern learning like a brain. However, due to the lack of a practical 3T-MRs, researches related to the 3T-MR emulator are mainly carried out on the basis of theoretical analysis [24].

In this paper, a new emulator circuit is proposed to mimicking the dynamic behaviors of the 3T-MRs. By adjusting the amplitude, frequency, and duty cycle of the excitation voltage imposed on the third terminal, the memductance can be easily controlled on purpose.

#### II. DESIGN OF THE 3T-MR EMULATOR

The new emulator of the 3T-MR is designed based on off-the-shelf electronic components. As shown in Fig.2, three op amps, one multiplier and four current feedback op amps (CFOA) are necessarily required for building this new 3T-MR emulator. The proposed emulator circuit can be divided into three parts, as enclosed by three dotted frames. The circuit inside the lower left frame is operated as an integrator and inside the right dotted frame there is an inverting adder circuit (IAC) structured by an op amp. The circuit inside the red upper frame can be operated as a two terminal equivalent flux controlled memristor emulator by connecting the output terminal of U6 to the terminal y of the CFOA U4. According to the operational function of CFOA (AD844), the voltage of terminal x is equal to the voltage of terminal y. The following equation holds,

$$v_{\rm u1} = \frac{R_2}{R_1} v_{\rm AB} \,. \tag{1}$$

Based on the inherent input-output current performance of AD844, we have  $i_x=i_z$ , and  $v_{u3}$  can be expressed by

$$v_{\rm u3} = -\frac{\varphi_{\rm AB}}{C_1 R_1} \,, \tag{2}$$

where  $\varphi_{AB}$  is the time integral of  $v_{AB}$ . In fact, U2 and capacitor  $C_1$  are together operated as an integrator circuit. Generally, a resistor is connected with  $C_1$  in parallel to eliminate the DC offset.

Op amp U5 is introduced to realize the Inverting Adder Circuit (IAC). By referring to the configuration of AD844, voltage of terminal z is equivalent to the output voltage of terminal p. Hence, the output voltage of U5 can be described by

$$v_{\rm u5} = \frac{R_5}{R_1 R_3 C_1} \varphi_{\rm AB} - \frac{R_5}{R_4} v_{\rm s} \,, \tag{3}$$

where  $v_s$  is an adjustable DC current voltage

By referring to the input-output function of AD633JN, the output voltage of terminal w of AD633 can be given by

$$w = \frac{(x_1 - x_2)(y_1 - y_2)}{10} + z .$$
(4)

Hence,  $v_{u6}$  can be further mathematically derived by

$$v_{\rm u6} = \frac{R_6 + R_7}{10R_6} v_{\rm u1} v_{\rm u5} \,. \tag{5}$$

Based on the actions of U2 and U4, the current  $i_{\rm MR}$  going through terminals A and B can be in fact decided by  $v_{\rm u8}$ . Therefore, we have

$$i_{\rm MR} = \frac{v_{\rm u8}}{R_{13}} \,. \tag{6}$$

Also,  $v_{u7}$  can be calculated by

$$\frac{v_{\rm C}}{R_8} = -\frac{v_{\rm u7}}{R_9} - C_2 \frac{dv_{\rm u7}}{dt} \,. \tag{7}$$

Since the initial value of  $v_{u7}$  is equivalent to 0, with respect to (7),  $v_{u7}$  can be deduced by

$$v_{\rm u7} = -\frac{R_9 v_{\rm C} (1 - e^{-\frac{t}{C_2 R_9}})}{R_0},$$
 (8)

U8 is introduced to also realize an IAC, hence  $\nu_{u8}$  can be expressed by

$$\frac{v_{u7}}{R_{10}} = -\frac{v_{u6}}{R_{11}} - \frac{v_{u8}}{R_{12}} \,. \tag{9}$$

By combining (5), (8) and (9),  $v_{u8}$  can be further calculated by

$$v_{u8} = \frac{R_{12}R_9v_C(1 - e^{-\frac{t}{C_2R_9}})}{R_8R_{10}} - \frac{R_{12}v_{u6}}{R_{11}}.$$
 (10)

Based on (6) and (10), we have

$$i_{\text{MR}} = \frac{v_{\text{u8}}}{R_{13}} = \frac{R_9 R_{12} v_{\text{C}} (1 - e^{-C_2 R_9})}{R_8 R_{10} R_{13}} - \frac{(R_6 + R_7) R_2 R_{12} v_{\text{AB}}}{10 R_1 R_6 R_{11} R_{13}} (\frac{R_5}{R_1 R_3 C_1} \varphi_{\text{AB}} - \frac{R_5}{R_4} v_{\text{s}})$$
(11)

Hence, the voltage-controlled memductance W can be derived based on (11) by

$$\begin{split} W(v_{AB}, v_{C}) &= \frac{i_{MR}}{v_{AB}} \\ &= \frac{R_{9}R_{12}v_{C}(1 - e^{-\frac{t}{C_{2}R_{9}}})}{R_{8}R_{10}R_{13}v_{AB}} - \frac{(R_{6} + R_{7})R_{2}R_{12}}{10R_{1}R_{6}R_{11}R_{13}} (\frac{R_{5}}{R_{1}R_{3}C_{1}}\varphi_{AB} - \frac{R_{5}}{R_{4}}v_{s}) \end{split}$$
(12)

It can be deduced from (12) that, for the special case of  $t > 2.31C_2R_9$ , the condition of  $1-\exp[-t/(C_2R_9)] > 0.9007$  is satisfied and  $\exp[-t/(C_2R_9)]$  is close to 0 with the increment of time t. Therefore, the memducance  $W(v_{AB}, v_C)$  can be easily adjusted by tuning the input voltage of terminal C.



Fig. 1. Circuit schematic of the 3T-MR emulator

### III. SIMULATION ANALYSIS

In order to validate the theoretical calculation and control performance of the 3T-MR emulator, the simulation circuit is built and tested by PSpice. This 3T-MR emulator possesses an extra controllabel electrode terminal C which can be used to adjust the memductance between the other two terminals of A and B. In order to comprehensively test the controllability and emulation performance of the emulator, the input voltage  $v_{AB}$ with different shape and parameters are imposed on terminal AB, namely, the sinusoidal voltage, isosceles triangular voltage and the square voltage, respectively. At the same time, the input voltage  $v_C$  is configured by the pulse voltage with different amplitudes to control the memductance and correspondingly verify the controllability performance of the terminal C. The parameters used for simulation testing are configured as  $R_1$ =51k $\Omega$ ,  $R_2$ = $R_3$ = $R_4$ =100k $\Omega$ ,  $R_5$ =10k $\Omega$ ,  $R_6=100k\Omega, R_7=91k\Omega, R_8=100k\Omega, R_9=1M\Omega, R_{10}=15k\Omega, R_{11}=1k\Omega, R_{12}=1k\Omega, R_{13}=1k\Omega, C_1=100nF, C_2=470nF.$ 

Firstly, a sinusoidal voltage of  $2\sin(20\pi t)$ V is used as the input excitation voltage. In addition, the pulse voltage  $v_{\rm C}$  with 10Hz frequency and 50% duty cycle are adopted to excite terminal C. when the amplitude  $V_{\rm Cm}$  are configured as 1V, 3V and 5V, respectively. The three Lissajous curves of  $i_{\rm MR}$  versus  $v_{\rm AB}$  are displayed in Fig.3, from which we can see that the pinched hysteresis loops (PHLs) behave as an inclined '8' and

are together passing through origin. Also, the PHLs can be comparatively shrunk by the diminution of  $v_{\rm C}$  amplitude. The amplitudes of  $i_{\rm MR}$  are measured as 0.0011, 0.00113 and 0.00117A, respectively, correspondingly to these three control amplitudes and can be further increased also by the increment of the amplitude of  $v_{\rm C}$ . Note that, the phase error can be observed as shown in the dotted circle of Fig.3. As compared with that of Fig.4(b), the variation error of the PHLs can be attributed to the out-of-phase output of U8 due to the resistor  $R_9$  connected with  $C_2$  in parallel.



Fig. 2. Curves of input excitation voltages



Fig. 3. The PHLs of the 3T-MR emulator excited by sinusoidal voltage

Likewise, three PHLs of  $i_{MR}$  versus  $v_{AB}$  under the condition of isosceles triangular excitation voltage  $v_{AB}(t)$  across A and B are exhibited in Fig.4. The isosceles triangular voltage  $v_{AB}(t)$ is configured by 10Hz frequency and 2V amplitude to testify the memductance behavior of the 3T-MR emulator and control performance of terminal C. The pulse voltage of  $v_C$  with 10Hz frequency and 50% duty cycle is adopted to control the memductance via terminal C. The simulation results in terms of three different amplitudes  $V_{\rm Cm}$ =1V, 3V and 5V are taken for demonstration to show the controllability of this emulator as shown Fig.4. It can be seen that, the triangular excitation voltage could lead to sharp terminals of the PHLs and the PHLs are inclined to x axis by the decrement of control amplitude. The amplitudes of  $i_{MR}$  are measured as 0.986, 0.940 and 0.899mA corresponding to these three amplitudes and can be further reduced also by the amplitude diminution of  $v_{\rm C}$ .

When the input voltage  $v_{AB}(t)$  is a square voltage with 10Hz frequency, 2V amplitude, and 25% duty cycle of high level and low level respectively, the curves measured as shown in Fig.5 clearly show the memory effect of the 3T-MR

emulator. Three different amplitudes of the impulse voltage  $v_{\rm C}$  with 10Hz frequency and 50% duty cycle are adopted to test the controllability of the memductance. It can be seen that, for each given terminal voltage value  $v_{\rm AB}(t)$ , two possible current values could be measured from the memristor emulator. The current  $i_{\rm MR}(t)$  could be abruptly changed and intensity of the variation is in fact dependent on the memductance value 'remembered' by the 3T-MR emulator. The amplitudes of  $i_{\rm MR}$  are measured as 0.00157, 0.00147 and 0.00139A respectively corresponding to  $V_{\rm cm}$  equal to 5, 3 and 1V. The current amplitude can be further reduced by decreasing the amplitude of  $v_{\rm C}$ . Evidently, the PHLs are shrunk by reducing the amplitude of  $v_{\rm C}$ . Simulation errors are observed as enclosed by the dotted circle and could be attributed to the phase error caused by the integrator circuit.



Fig. 4. The 3T-MR emulator excited by an isosceles triangular wave



Fig. 5. The 3T-MR emulator excited by a square wave

For the purpose of further verifying the control performance of the terminal C, a narrow pulse voltage with different amplitudes, a narrow pulse voltage with 10Hz frequency and 2% duty cycle is adopted to excite terminal C, while terminal AB is excited by a sinusoidal wave. The amplitude of the excitation voltage  $v_{\rm C}$  is varied from 0V to 10V to test the memductance variation of the memristor emulator. In this section, the memductance related to the maximal positive value of excitation voltage is calculated based on measured data to reveal the behaviors of memductance variation, as shown in Fig.6. Evidently, along with the amplitude increment of  $v_{\rm C}$  from -10V to 10V with step 1V, the memductance can be decreased from 0.64 to

0.50mS. From this control process, it can be derived that the memductance can be easily controlled to the required value by adjusting the amplitude value of the pulse voltage of terminal C.



Fig. 6. Memductane versus the amplitude of pulse voltage  $v_C$ 

A square voltage with amplitude of  $\pm 1V$  and 50% duty cycle and changeable frequency is employed for further testing the control performance of this emulator, while an unaltered sinusoidal wave is introduced to excite terminal AB. The variation curve of memductance corresponding to excitation frequencies from 4 to 20Hz is shown in Fig.7. It can be seen that the memductance can be decreased by the frequency increment of the pulse voltage  $\nu_C$ . Hence, the control performance and dynamic behaviors of the 3T-MR can be mimicked by this emulator circuit via properly configuring the circuit parameters. It is worth noting that, distortion can be observed when the frequency is further increased beyond 29Hz. This unexpected result can be attributed to the output saturation of the integral chips of either U3 or U7.



Fig. 7. Memductane versus different frequency

Likewise, the duty cycle of the voltage imposed on the terminal C is taken into account to test the dynamic behaviors of this 3T-MR emulator. The voltage  $v_{\rm C}$  is configured with the high level of 1V and the low level of 0V. The curve of memductance corresponding to high level of  $v_{\rm C}$  varied along with the increment of the pulse width from 0.001 to 0.099s is displayed in Fig.8. It can be seen that, the memductance can also be reduced by the increment of the pulse width.

All the above simulation results show that, by tuning the parameter of the control voltage applying to the terminal C, the memductance of this 3T-MR emulator can be regulated on purpose. Hence, the control performance of the 3T-MR device can be emulated by this new designed circuit.



Fig. 8. Memductane versus the duty cycle of thh pulse voltage

#### IV. CONCLUSION

A 3T-MR emulator is newly proposed and theoretically analyzed in order to show the memductance controllability of the three terminal memristors. By adjusting the frequency, amplitude, duty cycle of the excitation voltage imposed on the third terminal C, the equivalent memductance of the proposed 3T-MR emulator can be controlled. The simulation results related to different system parameters are measured and discussed, and show good agreement with the theoretical analysis. The dynamic behaviors of this new 3T-MR emulator deserve further research attention in consideration of wide potential applications of 3T-MR devices.

#### REFERENCES

- L.O. Chua, S.M. Kang, 'Memristive devices and systems,' Proceedings of the IEEE, vol. 64, no. 2, Feb. 1976.
- [2] L.O.Chua, "Memristors-the missing circuit element," IEEE Trans. Circuit Theory, vol. 18, pp.507-519, Sept. 1971.
- [3] Y.Zhang, N.I.Mo, P.Pai, and M.Tabib-Azar, 'Modeling of a quantized current and gate field-effect in gated three-terminal Cu2-αS electrochemical memristors,' Aip Advances 5, 027127(2015).
- [4] P. Vontobel, W. Robinett, P. Kuekes, D. Stewart, J. Straznicky, R. Stanley Williams, Writing to and reading from a nano-scale crossbar memory based on memristors, Nanotechnology 20 (2009) 425204.
- [5] Y. Ho, G. Huang, P. Li, Dynamical properties and design analysis for nonvolatile memristor memories, IEEE Trans. Circ. Syst. I: Regular Papers 58 (4) (2011) 724–736.
- [6] K.-H. Jo, C.-M. Jung, K.-S. Min, S.-M. Kang, Self-adaptive write circuit for lowpower and variation-tolerant memristors, IEEE Trans. Nanotechnol. 9 (6) (2010) 675–678.
- [7] H. Manem, G. Rose, X. He, W. Wang, Design considerations for variation tolerant multilevel cmos/nano memristor memory, in: Proceedings of the 20th Symposium on Great Lakes Symposium on VLSI, 2010, pp. 287–292.
- [8] Y. Pershin, M. Di Ventra, Experimental demonstration of associative memory with memristive neural networks, Neural Networks 23 (7) (2010) 881–886.
- [9] K. Eshraghian, K. Cho, O. Kavehei, S. Kang, D. Abbott, S. Kang, Memristor MOS content addressable memory (MCAM): hybrid

- architecture for future higperformance search engines, IEEE Trans. Very Large Scale Integr. (VLSI) Syst. (99) (2010) 1–11.
- [10] D. Niu, Y. Chen, Y. Xie, Low-power dual-element memristor based memory design, in: The 16th ACM/IEEE International Symposium on Low Power Electronics and Design, 2010, pp. 25–30.
- [11] Y.V. Pershin, M.D. Ventra, Experimental demonstration of associative memory with memristive neural networks, Neural Networks 23 (7) (2010) 881–886.
- [12] P.O. Vontobel, W. Robinett, P.J. Kuekes, D.R. Stewart, J. Straznicky, R.S. Williams, Writing to and reading from a nano-scale crossbar memory based on memristors, Nanotechnology 20 (42) (2009) 425204.
- [13] G. Huang, Y. Ho, P. Li, Memristor system properties and its design applications to circuits such as nonvolatile memristor memories, in: International Conference on Communications, Circuits and Systems (ICCCAS'10), 2010, pp. 805–810.
- [14] A. Talukdar, A.G. Radwan, K.N. Salama, Generalized model for memristorbased Wien family oscillators, Microelectron. J. 42 (9) (2011) 1032–1038.
- [15] A. Talukdar, A.G. Radwan, K.N. Salama, Non linear dynamics of memristor based 3rd order oscillatory system, Microelectron. J. 43 (3) (2012) 169–175.
- [16] M.A. Zidan, H. Omran, A.G. Radwan, K.N. Salama, Memristor-based reactanceless oscillator, Electron. Lett. 47 (22) (2011) 1220–1221.
- [17] M. Itoh, L. Chua, Memristor oscillators, Int. J. Bifurcat. Chaos 18 (11) (2008) 3183–3206.
- [18] W. Robinett, M. Pickett, J. Borghetti, Q. Xia, G. Snider, G. Medeiros-Ribeiro, R. Williams, A memristor-based nonvolatile latch circuit, Nanotechnology 21 (2010) 235203.
- [19] F. Merrikh-Bayat, S. Shouraki, Memristor-based circuits for performing basic arithmetic operations, Proc. Comput. Sci. 3 (2011) 128–132.
- [20] S. Shin, K. Kim, S.-M. Kang, Memristor applications for programmable analogics, IEEE Trans. Nanotechnol. 10 (2) (2011) 266–274.

- [21] Y. Pershin, M. Di Ventra, Practical approach to programmable analog circuits with memristors, IEEE Trans. Circ. Syst. I: Regular Papers 57 (8) (2010) 1857–1864.
- [22] Y.V. Pershin, S. La Fontaine, M. Di Ventra, Memristive model of amoeba learning, Phys. Rev. E 80 (2) (2009) 021926.
- [23] S. Jo, T. Chang, I. Ebong, B. Bhadviya, P. Mazumder, W. Lu, Nanoscale memristor device as synapse in neuromorphic systems, Nano Lett. 10 (4) (2010) 1297–1301.
- [24] Blaise Mouttet, Memristive systems analysis of 3-terminal devices, Electronics, Circuits, and Systems (ICECS), 2010 17th IEEE International Conference on, Dec.2010, pp:930-933
- [25] P. Pai, F. K. Chowdhury, Dang-Tran Tien-Vinh, and M. Tabib-Azar, in IEEE Sensors (2013), p. 1.
- [26] Y. Zhang, N. I. Mou, P. Pai, and M. Tabib-Azar, in IEEE Sensors (Spain Valencia, 2014).
- [27] Y. Kaneko, Y. Nishitani and M. Ueda, "Ferroelectric Artificial Synapses for Recognition of a Multishaded Image," in IEEE Transactions on Electron Devices, vol. 61, no. 8, pp. 2827-2833, Aug. 2014.
- [28] Y. Nishitani, Y. Kaneko and M. Ueda, "Supervised Learning Using Spike-Timing-Dependent Plasticity of Memristive Synapses," in IEEE Transactions on Neural Networks and Learning Systems, vol. 26, no. 12, pp. 2999-3008, Dec. 2015.
- [29] M. Ueda, Y. Kaneko, Y. Nishitani, T. Morie and E. Fujii, "Biologically-inspired learning device using three-terminal ferroelectric memristor," Device Research Conference (DRC), 2012 70th Annual, University Park, TX, 2012, pp. 275-276.
- [30] D. Yu, H. H. C. Iu, A. L. Fitch and Y. Liang, "A Floating Memristor Emulator Based Relaxation Oscillator," in IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 61, no. 10, pp. 2888-2896, Oct. 2014.